Open menu

Nanotechnology General News

The latest news from academia, regulators
research labs and other things of interest

Nanotechnology research organizations report new process that paves the way toward increased mobility of beyond 10nm MOS devices

(Nanowerk News) KULeuven, imec and AIST have developed a solid phase epitaxy process to integrate GermaniumTin (GeSn) metal-oxide semiconductor field-effect transistor (MOSFET) devices on silicon. For the first time, operation of depletion-mode junctionless GeSn pMOSFET on silicon was demonstrated, an important step toward achieving tensile strain in MOSFET devices, and increasing their mobility.
To improve performance in next-generation scaled complementary metal-oxide semiconductor (CMOS) devices, researchers are exploring the integration of novel materials with superior electron mobility. This includes GeSn, a promising semiconductor candidate as channel material, due to its superior physical properties. GeSn enables increased switching speed of MOSFET devices and can be used in fast optical communication. While most prototype GeSn channel MOSFETs are fabricated on Ge substrates, silicon integration is preferred for CMOS compatibility.
NiGeSn metal S/D MOSFET
TEM image of NiGeSn metal S/D MOSFET. TEM is observed along [11-2], the channel direction is [-110] and the surface orientation is (111).
However, epitaxial growth of GeSn on silicon substrates poses several challenges, including limited solubility of Sn in Ge (0.5%), its compositional fluctuations, Sn segregation, and large lattice mismatch (>4%). Therefore, it is critical to suppress these effects to obtain high performance devices with GeSn layers.
Researchers from KULeuven, imec and AIST developed a solid phase epitaxy process, achieving ultrathin (>10Ám) single-crystalline GeSn layers on silicon substrates showing tensile strain, attractive for strain engineering of Ge channels. Furthermore, it reduces the difference between the direct and indirect band transition, resulting in acquisition of a direct band gap group IV material. Lastly, due to its non-equilibrium deposition conditions, the new method enables the development of GeSn with high Sn concentrations.
By decreasing the channel thickness with reactive ion etching (RIE) from ~30 to ~10 nm, the researchers improved the on/off ratio by more than one order of magnitude. Additionally, hole depletion in the ultrathin (~10 nm) GeSn layers on silicon resulted in good transfer characteristics with an on/off ratio of 84. In the future, research will focus on optimizing the GeSn MOSFET on silicon devices to further increase the channel mobility.
More details on these results will be presented at the Solid State Devices and Materials (SSDM) conference in Fukuoka, Japan on September 25, and will be published in Applied Physics Express 2013.
Source: imec
Subscribe to a free copy of one of our daily
Nanowerk Newsletter Email Digests
with a compilation of all of the day's news.
These articles might interest you as well: